# SONY

# ICX418ALL

# Diagonal 8mm (Type 1/2) CCD Image Sensor for EIA B/W Video Cameras

# Description

The ICX418ALL is an interline CCD solid-state image sensor suitable for EIA B/W video cameras with a diagonal 8mm (Type 1/2) system. Compared with the current product ICX038DLA, basic characteristics such as sensitivity, smear, dynamic range and S/N are improved drastically.

This chip features a field period readout system and an electronic shutter with variable charge-storage time. This chip is compatible with the pins of the ICX038DLA and has the same drive conditions.

# 20 pin DIP (Cer-DIP)

# **Features**

- High sensitivity (+5.0dB compared with the ICX038DLA)
- Low smear (-5.0dB compared with the ICX038DLA)
- High D range (+2.0dB compared with the ICX038DLA)
- High S/N
- · High resolution and low dark current
- · Excellent antiblooming characteristics
- · Continuous variable-speed shutter

• Substrate bias: Adjustment free (external adjustment also possible with 6 to 14V)

Reset gate pulse: 5Vp-p adjustment free (drive also possible with 0 to 9V)

· Horizontal register: 5V drive



Optical black position (Top View)

# **Device Structure**

• Interline CCD image sensor

Optical size: Diagonal 8mm (Type 1/2)

Number of effective pixels: 768 (H) × 494 (V) approx. 380K pixels
 Total number of pixels: 811 (H) × 508 (V) approx. 410K pixels

• Chip size: 7.40mm (H)  $\times$  5.95mm (V) • Unit cell size: 8.4 $\mu$ m (H)  $\times$  9.8 $\mu$ m (V)

• Optical black: Horizontal (H) direction: Front 3 pixels, rear 40 pixels

Vertical (V) direction: Front 12 pixels, rear 2 pixels

• Number of dummy bits: Horizontal 22

Vertical 1 (even fields only)

Substrate material: Silicon

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

# **USE RESTRICTION NOTICE (December 1, 2003 ver.)**

This USE RESTRICTION NOTICE ("Notice") is for customers who are considering or currently using the CCD products ("Products") set forth in this specifications book. Sony Corporation ("Sony") may, at any time, modify this Notice which will be available to you in the latest specifications book for the Products. You should abide by the latest version of this Notice. If a Sony subsidiary or distributor has its own use restriction notice on the Products, such a use restriction notice will additionally apply between you and the subsidiary or distributor. You should consult a sales representative of the subsidiary or distributor of Sony on such a use restriction notice when you consider using the Products.

### **Use Restrictions**

- The Products are intended for incorporation into such general electronic equipment as office products, communication products, measurement products, and home electronics products in accordance with the terms and conditions set forth in this specifications book and otherwise notified by Sony from time to time.
- You should not use the Products for critical applications which may pose a life- or injury- threatening risk or are highly likely to cause significant property damage in the event of failure of the Products. You should consult your Sony sales representative beforehand when you consider using the Products for such critical applications. In addition, you should not use the Products in weapon or military equipment.
- Sony disclaims and does not assume any liability and damages arising out of misuse, improper use, modification, use of the Products for the above-mentioned critical applications, weapon and military equipment, or any deviation from the requirements set forth in this specifications book.

# **Design for Safety**

• Sony is making continuous efforts to further improve the quality and reliability of the Products; however, failure of a certain percentage of the Products is inevitable. Therefore, you should take sufficient care to ensure the safe design of your products such as component redundancy, anti-conflagration features, and features to prevent mis-operation in order to avoid accidents resulting in injury or death, fire or other social damage as a result of such failure.

# **Export Control**

• If the Products are controlled items under the export control laws or regulations of various countries, approval may be required for the export of the Products under the said laws or regulations. You should be responsible for compliance with the said laws or regulations.

# No License Implied

• The technical information shown in this specifications book is for your reference purposes only. The availability of this specifications book shall not be construed as giving any indication that Sony and its licensors will license any intellectual property rights in such information by any implication or otherwise. Sony will not assume responsibility for any problems in connection with your use of such information or for any infringement of third-party rights due to the same. It is therefore your sole legal and financial responsibility to resolve any such problems and infringement.

### Governing Law

• This Notice shall be governed by and construed in accordance with the laws of Japan, without reference to principles of conflict of laws or choice of laws. All controversies and disputes arising out of or relating to this Notice shall be submitted to the exclusive jurisdiction of the Tokyo District Court in Japan as the court of first instance.

### Other Applicable Terms and Conditions

• The terms and conditions in the Sony additional specifications, which will be made available to you when you order the Products, shall also be applicable to your use of the Products as well as to this specifications book. You should review those terms and conditions when you consider purchasing and/or using the Products.

# **Block Diagram and Pin Configuration**

(Top View)



# **Pin Description**

| Pin No. | Symbol      | Description                      | Pin No. | Symbol | Description                           |
|---------|-------------|----------------------------------|---------|--------|---------------------------------------|
| 1       | <b>V</b> ф4 | Vertical register transfer clock | 11      | NC     |                                       |
| 2       | Vфз         | Vertical register transfer clock | 12      | VDSUB  | Substrate bias circuit supply voltage |
| 3       | Vф2         | Vertical register transfer clock | 13      | NC     |                                       |
| 4       | фSUB        | Substrate clock                  | 14      | GND    | GND                                   |
| 5       | GND         | GND                              | 15      | GND    | GND                                   |
| 6       | Vф1         | Vertical register transfer clock | 16      | RD     | Reset drain bias                      |
| 7       | VL          | Protective transistor bias       | 17      | фRG    | Reset gate clock                      |
| 8       | GND         | GND                              | 18      | NC     |                                       |
| 9       | VDD         | Output circuit supply voltage    | 19      | Нф1    | Horizontal register transfer clock    |
| 10      | Vоит        | Signal output                    | 20      | Нф2    | Horizontal register transfer clock    |

# **Absolute Maximum Ratings**

|                           | Item                                       | Ratings     | Unit | Remarks |
|---------------------------|--------------------------------------------|-------------|------|---------|
| Substrate clock $\phi$ su | в – GND                                    | -0.3 to +50 | V    |         |
| Cumply voltage            | Vdd, Vrd, Vdsub, Vout – GND                | -0.3 to +18 | V    |         |
| Supply voltage            | Vdd, Vrd, Vdsub, Vout — фsub               | -55 to +10  | V    |         |
| Clastician et voltage     | $V\phi_1, V\phi_2, V\phi_3, V\phi_4 - GND$ | -15 to +20  | V    |         |
| Clock input voltage       | Vφ1, Vφ2, Vφ3, Vφ4 – φsuв                  | to +10      | V    |         |
| Voltage difference b      | etween vertical clock input pins           | to +15      | V    | *1      |
| Voltage difference b      | etween horizontal clock input pins         | to +17      | V    |         |
| Hφ1, Hφ2 – Vφ4            |                                            | -17 to +17  | V    |         |
| φRG – GND                 |                                            | -10 to +15  | V    |         |
| фRG — фSUB                |                                            | -55 to +10  | V    |         |
| VL — фSUB                 |                                            | -65 to +0.3 | V    |         |
| Pins other than GN        | D and фsuв – VL                            | -0.3 to +30 | V    |         |
| Storage temperature       | е                                          | -30 to +80  | ∞    |         |
| Operating temperate       | ure                                        | -10 to +60  | ∞    |         |

 $<sup>^{*}\</sup>text{1}~$  +27V (Max.) when clock width < 10µs, clock duty factor < 0.1%.

# Bias Conditions 1 [when used in substrate bias internal generation mode]

| Item                                  | Symbol | Min.  | Тур. | Max.  | Unit | Remarks   |
|---------------------------------------|--------|-------|------|-------|------|-----------|
| Output circuit supply voltage         | VDD    | 14.55 | 15.0 | 15.45 | ٧    |           |
| Reset drain voltage                   | VRD    | 14.55 | 15.0 | 15.45 | V    | VRD = VDD |
| Protective transistor bias            | VL     |       | *1   |       |      |           |
| Substrate bias circuit supply voltage | VDSUB  | 14.55 | 15.0 | 15.45 | V    |           |
| Substrate clock                       | фѕив   |       | *2   |       |      |           |

<sup>\*1</sup> VL setting is the VvL voltage of the vertical transfer clock waveform, or the same supply voltage as the VL power supply for the V driver should be used. (When CXD1267AN is used.)

# Bias Conditions 2 [when used in substrate bias external adjustment mode]

| Item                                   | Symbol | Min.  | Тур. | Max.  | Unit | Remarks   |
|----------------------------------------|--------|-------|------|-------|------|-----------|
| Output circuit supply voltage          | VDD    | 14.55 | 15.0 | 15.45 | V    |           |
| Reset drain voltage                    | VRD    | 14.55 | 15.0 | 15.45 | V    | VRD = VDD |
| Protective transistor bias             | VL     |       | *3   |       |      |           |
| Substrate bias circuit supply voltage  | VDSUB  |       | *4   |       |      |           |
| Substrate voltage adjustment range     | VsuB   | 6.0   |      | 14.0  | V    | *5        |
| Substrate voltage adjustment precision | ΔVsuB  | -3    |      | +3    | %    | *5        |

<sup>\*3</sup> VL setting is the VvL voltage of the vertical transfer clock waveform, or the same supply voltage as the VL power supply for the V driver should be used. (When CXD1267AN is used.)

VSUB code — one character indication

Code and optimal setting correspond to each other as follows.

| VsuB code       | Е   | f   | G   | h   | J   | K   | L   | m   | N    | Р    | Q    | R    | S    | Т    | U    | V    | W    |
|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------|------|
| Optimal setting | 6.0 | 6.5 | 7.0 | 7.5 | 8.0 | 8.5 | 9.0 | 9.5 | 10.0 | 10.5 | 11.0 | 11.5 | 12.0 | 12.5 | 13.0 | 13.5 | 14.0 |

<Example> "L"  $\rightarrow$  Vsub = 9.0V

### **DC Characteristics**

| Item                          | Symbol | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------|--------|------|------|------|------|---------|
| Output circuit supply current | IDD    |      | 5.0  | 10.0 | mA   |         |

<sup>\*2</sup> Do not apply a DC bias to the substrate clock pin, because a DC bias is generated within the CCD.

<sup>\*4</sup> Connect to GND or leave open.

<sup>\*5</sup> The setting value of the substrate voltage (Vsub) is indicated on the back of the image sensor by a special code. When adjusting the substrate voltage externally, adjust the substrate voltage to the indicated voltage. The adjustment precision is ±3%. However, this setting value has not significance when used in substrate bias internal generation mode.

# **Clock Voltage Conditions**

| Item                       | Symbol                     | Min.  | Тур. | Max.  | Unit | Waveform<br>diagram | Remarks                              |
|----------------------------|----------------------------|-------|------|-------|------|---------------------|--------------------------------------|
| Readout clock voltage      | VvT                        | 14.55 | 15.0 | 15.45 | V    | 1                   |                                      |
|                            | VvH1, VvH2                 | -0.05 | 0    | 0.05  | V    | 2                   | $V_{VH} = (V_{VH1} + V_{VH2})/2$     |
|                            | VvH3, VvH4                 | -0.2  | 0    | 0.05  | V    | 2                   |                                      |
|                            | VVL1, VVL2,<br>VVL3, VVL4  | -9.6  | -9.0 | -8.5  | V    | 2                   | VVL = (VVL3 + VVL4)/2                |
|                            | Vφv                        | 8.3   | 9.0  | 9.65  | Vp-p | 2                   | $V\phi v = Vvhn - Vvln (n = 1 to 4)$ |
| Vertical transfer clock    | VvH1 — VvH2                |       |      | 0.1   | V    | 2                   |                                      |
| voltage                    | <b>V</b> vнз — <b>V</b> vн | -0.25 |      | 0.1   | V    | 2                   |                                      |
|                            | VvH4 — VvH                 | -0.25 |      | 0.1   | V    | 2                   |                                      |
|                            | Vvнн                       |       |      | 0.5   | V    | 2                   | High-level coupling                  |
|                            | VvhL                       |       |      | 0.5   | V    | 2                   | High-level coupling                  |
|                            | VVLH                       |       |      | 0.5   | V    | 2                   | Low-level coupling                   |
|                            | VVLL                       |       |      | 0.5   | V    | 2                   | Low-level coupling                   |
| Horizontal transfer        | Vфн                        | 4.75  | 5.0  | 5.25  | Vp-p | 3                   |                                      |
| clock voltage              | VHL                        | -0.05 | 0    | 0.05  | V    | 3                   |                                      |
|                            | VRGL                       |       | *1   |       | V    | 4                   |                                      |
| Reset gate clock voltage*1 | V¢RG                       | 4.5   | 5.0  | 5.5   | Vp-p | 4                   |                                      |
|                            | VRGLH - VRGLL              |       |      | 0.8   | V    | 4                   | Low-level coupling                   |
| Substrate clock voltage    | Vфsuв                      | 23.0  | 24.0 | 25.0  | Vp-р | 5                   |                                      |

<sup>\*1</sup> Input the reset gate clock without applying a DC bias. In addition, the reset gate clock can also be driven with the following specifications.

| Item             | Symbol | Min. | Тур. | Max. | Unit | Waveform<br>diagram | Remarks |
|------------------|--------|------|------|------|------|---------------------|---------|
| Reset gate clock | VRGL   | -0.2 | 0    | 0.2  | V    | 4                   |         |
| voltage          | Vþrg   | 8.5  | 9.0  | 9.5  | Vp-p | 4                   |         |

# **Clock Equivalent Circuit Constant**

| Item                                           | Symbol       | Min. | Тур. | Max. | Unit | Remarks |
|------------------------------------------------|--------------|------|------|------|------|---------|
| Capacitance between vertical transfer clock    | СфV1, СфV3   |      | 2700 |      | pF   |         |
| and GND                                        | Сфу2, Сфу4   |      | 2700 |      | pF   |         |
| Capacitance between vertical transfer clocks   | СфV12, СфV34 |      | 820  |      | pF   |         |
| Capacitance between vertical transier clocks   | Сфv23, Сфv41 |      | 330  |      | pF   |         |
| Capacitance between horizontal transfer clock  | Сфн1         |      | 100  |      | рF   |         |
| and GND                                        | Сфн2         |      | 91   |      | рF   |         |
| Capacitance between horizontal transfer clocks | Сфнн         |      | 47   |      | pF   |         |
| Capacitance between reset gate clock and GND   | Сфяс         |      | 11   |      | рF   |         |
| Capacitance between substrate clock and GND    | Сфѕив        |      | 680  |      | pF   |         |
| Vertical transfer clock series resistor        | R1, R3       |      | 91   |      | Ω    |         |
| vertical transfer clock series resistor        | R2, R4       |      | 100  |      | Ω    |         |
| Vertical transfer clock ground resistor        | RGND         |      | 68   |      | Ω    |         |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit

# **Drive Clock Waveform Conditions**

# (1) Readout clock waveform



# (2) Vertical transfer clock waveform



VvH = (VvH1 + VvH2)/2

 $V_{VL} = (V_{VL3} + V_{VL4})/2$ 

 $V\phi v = Vvhn - Vvln (n = 1 to 4)$ 

# (3) Horizontal transfer clock waveform





VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG. In addition, VRGL is the average value of VRGLH and VRGLL.

$$V_{RGL} = (V_{RGLH} + V_{RGLL})/2$$

Assuming VRGH is the minimum value during the period twh, then:

$$V\phi RG = VRGH - VRGL$$

Negative overshoot level during the falling edge of RG is VRGLm.

# (5) Substrate clock waveform



# **Clock Switching Characteristics**

|                              | lta na                     | Cumbal                |      | twh  |      |      | twl  |      |      | tr   |      |      | tf   |      | الما ا | Remarks              |  |
|------------------------------|----------------------------|-----------------------|------|------|------|------|------|------|------|------|------|------|------|------|--------|----------------------|--|
|                              | Item                       | Symbol                | Min. | Тур. | Мах. | Unit   | Hemarks              |  |
| Rea                          | adout clock                | VT                    | 2.3  | 2.5  |      |      |      |      | 0.5  |      |      | 0.5  |      |      | μs     | During readout       |  |
| Ver                          | tical transfer<br>k        | Vφ1, Vφ2,<br>Vφ3, Vφ4 |      |      |      |      |      |      |      |      |      | 15   |      | 250  | ns     | *1                   |  |
| Horizontal<br>transfer clock | During<br>imaging          | Нф                    |      | 20   |      |      | 20   |      |      | 15   | 19   |      | 15   | 19   | ns     | *2                   |  |
| rizon                        | During                     | Нф1                   |      | 5.38 |      |      |      |      |      | 0.01 |      |      | 0.01 |      |        |                      |  |
| Ho                           | parallel-serial conversion | Нф2                   |      |      |      |      | 5.38 |      |      | 0.01 |      |      | 0.01 |      | μs     |                      |  |
| Res                          | set gate clock             | фRG                   | 11   | 13   |      |      | 51   |      |      | 3    |      |      | 3    |      | ns     |                      |  |
| Sub                          | strate clock               | фSUB                  | 1.5  | 1.8  |      |      |      |      |      |      | 0.5  |      |      | 0.5  | μs     | When draining charge |  |

<sup>\*1</sup> When vertical transfer clock driver CXD1267AN is used.

<sup>\*2</sup> tf  $\geq$  tr - 2ns.

| Itom                      | Symbol   |      | two  |      | Lloit | Domorko |
|---------------------------|----------|------|------|------|-------|---------|
| Item                      | Symbol   | Min. | Тур. | Max. | Unit  | Remarks |
| Horizontal transfer clock | Ηφ1, Ηφ2 | 16   | 20   |      | ns    | *3      |

<sup>\*3</sup> The overlap period for twh and twl of horizontal transfer clocks  $H\phi_1$  and  $H\phi_2$  is two.

# **Image Sensor Characteristics**

(Ta = 25 °C)

| Item                 | Symbol | Min. | Тур. | Max. | Unit | Measurement method | Remarks       |
|----------------------|--------|------|------|------|------|--------------------|---------------|
| Sensitivity          | S      | 880  | 1100 |      | mV   | 1                  |               |
| Saturation signal    | Ysat   | 1000 |      |      | mV   | 2                  | Ta = 60 °C    |
| Smear                | Sm     |      | -115 | -105 | dB   | 3                  |               |
| Video signal shading | SH     |      |      | 20   | %    | 4                  | Zone 0 and I  |
| Video signal shading | ЗП     |      |      | 25   | %    | 4                  | Zone 0 to II' |
| Dark signal          | Vdt    |      |      | 2    | mV   | 5                  | Ta = 60 °C    |
| Dark signal shading  | ΔVdt   |      |      | 1    | mV   | 6                  | Ta = 60 °C    |
| Flicker              | F      |      |      | 2    | %    | 7                  |               |
| Lag                  | Lag    |      |      | 0.5  | %    | 8                  |               |

# Zone Definition of Video Signal Shading



# **Image Sensor Characteristics Measurement Method**

### Measurement conditions

 In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions. (when used with substrate bias external adjustment, set the substrate voltage to the value indicated on the device.)

2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value of Y signal output or chroma signal output of the measurement system.

# Definition of standard imaging conditions

# 1) Standard imaging condition I:

Use a pattern box (luminance 706cd/m², color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F8. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

# 2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

# 1. Sensitivity

Set to standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of 1/250s, measure the signal output (Vs) at the center of the screen and substitute the value into the following formula.

$$S = Vs \times \frac{250}{60} [mV]$$

### 2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with average value of the signal output, 200mV, measure the minimum value of the signal output.

# 3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity to 500 times the intensity with average value of the signal output, 200mV. When the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value VSm [mV] of the signal output and substitute the value into the following formula.

Sm = 
$$20 \times log \left( \frac{VSm}{200} \times \frac{1}{500} \times \frac{1}{10} \right)$$
 [dB] (1/10V method conversion value)

## 4. Video signal shading

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the signal output is 200mV. Then measure the maximum (Vmax [mV]) and minimum (Vmin [mV]) values of the signal output and substitute the values into the following formula.

$$SH = (Vmax - Vmin)/200 \times 100 [\%]$$

# 5. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature 60 ℃ and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

### 6. Dark signal shading

After measuring 5, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark signal output and substitute the values into the following formula.

$$\Delta Vdt = Vdmax - Vdmin [mV]$$

# 7. Flicker

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the signal output is 200mV, and then measure the difference in the signal level between fields ( $\Delta$ Vf [mV]). Then substitute the value into the following formula.

$$Fy = (\Delta Vf/200) \times 100 [\%]$$

# 10. Lag

Adjust the signal output value generated by strobe light to 200mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Vlag). Substitute the value into the following formula.

$$Lag = (Vlag/200) \times 100 [\%]$$











Spectral Sensitivity Characteristics (Excludes lens characteristics and light source characteristics)



# **Sensor Readout Clock Timing Chart**









# **Notes on Handling**

# 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non-chargeable gloves, clothes or material.
  - Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

## 2) Soldering

- a) Make sure the package temperature does not exceed 80 °C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a ground 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an image sensor, do not use a solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero cross On/Off type and connect it to ground.

# 3) Dust and dirt protection

Image sensors are packed and delivered by taking care of protecting its glass plates from harmful dust and dirt. Clean glass plates with the following operation as required, and use them.

- a) Perform all assembly operations in a clean room (class 1000 or less).
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if the grease stained. Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- e) When a protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.

### 4) Installing (attaching)

a) Remain within the following limits when applying a static load to the package. Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact to limited portions. (This may cause cracks in the package.)



b) If a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the ceramic portions. Therefore, for installation, use either an elastic load, such as a spring plate, or an adhesive.

- c) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulated voltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area, and indicated values should be transferred to other locations as a precaution.
- d) The upper and lower ceramic are joined by low melting point glass. Therefore, care should be taken not to perform the following actions as this may cause cracks.
  - Applying repeated bending stress to the outer leads.
  - Heating the outer leads for an extended period with a soldering iron.
  - · Rapidly cooling or heating the package.
  - Applying any load or impact to a limited portion of the low melting point glass using tweezers or other sharp tools.
  - Prying at the upper or lower ceramic using the low melting point glass as a fulcrum.

    Note that the same cautions also apply when removing soldered products from boards.
- e) Acrylate anaerobic adhesives are generally used to attach CCD image sensors. In addition, cyanoacrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives. (reference)

# 5) Others

- a) Do not expose to strong light (sun rays) for long periods. For continuous using under cruel condition exceeding the normal using condition, consult our company.
- b) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.

0.7

20pin DIP (600mil)



"A" is the center of the effective image area.

07.0

14.6

99.0

3

4.0

15.0

- The two points "B" of the package are the horizontal reference. The point "B" of the package is the vertical reference.
- The bottom "C" of the package is the height reference. რ
- The center of the effective image area, relative to "**B**" and "**B**" is (H, V) = (9.0, 7.55)  $\pm$  0.15mm. 4.
- The rotation angle of the effective image area relative to H and V is  $\pm$  1°. 2

£.0 ± 0.4

7S.1

0.46

 $(\Xi)$ 

0.3  $\oplus$ 

0.4

- The height from the bottom "C" to the effective image area is 1.41  $\pm$  0.15mm. 9.
- The tilt of the effective image area relative to the bottom "C" is less than 60µm.
- The thickness of the cover glass is 0.75mm, and the refractive index is 1.5. ω.
- The notch and the hole on the bottom must not be used for reference of fixing.

TIN PLATING Cer-DIP PACKAGE STRUCTURE PACKAGE MATERIAL LEAD TREATMENT

Sony Corporation

DRAWING NUMBER

PACKAGE MASS LEAD MATERIAL

AS-B14-01(E)

42 ALLOY

2.6g